Analog De-Glitch Circuit Diagram . Low-frequency signals produced by transducers, measurement
equipment, or data loggers often appear like the first waveform in the
figure. The circuit shown operates as a tracking sample-hold, and the
transients are replaced in the output by the stored value of the current
signal at the instant of the transient. The input signal is buffered
and inverted by ICla, and the differentiated result shown at 2 applied
to the inputs of two comparators IC2-a and IC2-b. VR1 and VR2 set levels
to prevent false or unnecessary operation. Either comparator output
triggers the mono IC3 from positive or negative signal transients.
Analog De-Glitch Circuit Diagram
When IC3 has not been triggered, TR1 and TR2 *p` channel JFETs are
on, and IClb operates as an integrator with a high leakage, and tracks
the input signal. When the mono is triggered as at 3, TR1 and TR2 turn
off and the previous signal value is held constant, as shown at 4. The
resulting output waveform can then be easily filtered to remove the
harmonics from the restoring step at the end of the mono period, if
needed. The signal range is approximately 5 V, depending on the
transient amplitude and polarity. The mono period shown is 100 mS, but
this can be optimized in practical applications. The shorter the mono
period in relation to the signal waveform, the better the quality of the
result.
0 comments:
Post a Comment